



Precision LVPECL Runt Pulse Eliminator 2:1 MUX with 1:2 Fanout and Internal Termination

### **General Description**

The SY89843U is a low jitter PECL, 2:1 differential input multiplexer (MUX) optimized for redundant source switchover applications. Unlike standard multiplexers, the SY89843U unique 2:1 Runt Pulse Eliminator (RPE) MUX prevents any short cycles or "runt" pulses during switchover. In addition, a unique Fail-Safe Input protection prevents metastable conditions when the selected input clock fails to a DC voltage (voltage between the pins of the differential input drops below 100mV).

The differential input includes Micrel's unique, 3-pin input termination architecture that allows customers to interface to any differential signal (AC- or DC-coupled) as small as 100mV ( $200mV_{PP}$ ) without any level shifting or termination resistor networks in the signal path. The output is 800mV, 100K compatible LVPECL with fast rise/fall times guaranteed to be less than 190ps.

The SY89843U operates from a 2.5V  $\pm$ 5% or 3.3V  $\pm$ 10% supply and is guaranteed over the full industrial temperature range of -40°C to +85°C. The SY89843U is part of Micrel's high-speed, Precision Edge<sup>®</sup> product line. All support documentation can be found on Micrel's web site at: <u>www.micrel.com</u>.



Precision Edge ®

### **Features**

- Selects between two sources, and provides a glitch-free, stable LVPECL output
- Guaranteed AC performance over temperature and supply voltage:
- Wide operating frequency: 1kHz to >1.5GHz
- < 880ps In-to-Out t<sub>pd</sub>
- < 190ps t<sub>r</sub>/t<sub>f</sub>
- Unique patent-pending input isolation design minimizes crosstalk
- Fail-Safe Input prevents oscillations
- Ultra-low jitter design:
  - <1ps<sub>RMS</sub> random jitter
  - $< 1ps_{RMS}$  cycle-to-cycle jitter
  - <10ps<sub>PP</sub> total jitter (clock)
  - <0.7ps<sub>RMS</sub> MUX crosstalk induced jitter
- Unique patent-pending input termination and VT pin accepts DC- and AC-coupled inputs (CML, PECL, LVDS)
- 800mV LVPECL output swing
- 2.5V ±5% or 3.3V ±10% supply voltage
- -40°C to +85°C industrial temperature range
- Available in 24-pin (4mm x 4mm) QFN package

### **Applications**

- Redundant clock switchover
- Failsafe clock protection

#### Markets

- LAN/WAN
- Enterprise servers
- ATE
- Test and measurement

Precision Edge is a registered trademark of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# **Typical Application**



Circuit when Primary Clock Fails

# Ordering Information<sup>(1)</sup>

| Part Number                 | Package Type | Operating Range | Package Marking                         | Lead Finish       |
|-----------------------------|--------------|-----------------|-----------------------------------------|-------------------|
| SY89843UMG                  | QFN-24       | Industrial      | 843U with bar-line<br>Pb-Free indicator | NiPdAu<br>Pb-Free |
| SY89843UMGTR <sup>(2)</sup> | QFN-24       | Industrial      | 843U with bar-line<br>Pb-Free indicator | NiPdAu<br>Pb-Free |

Notes:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC Electricals Only.

2. Tape and Reel.

# **Pin Configuration**



24-Pin QFN

# **Pin Description**

| Pin Number                                         | Pin Name                                                                                                                                                                                                                                                                                                                                              | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5, 2<br>23, 20                                     | IN0, /IN0,<br>IN1, /IN1                                                                                                                                                                                                                                                                                                                               | Differential Inputs: These input pairs are the differential signal inputs to the device. These inputs accept AC- or DC-coupled signals as small as 100mV (200mV <sub>PP</sub> ). Each pin of a pair internally terminates to a VT pin through 50 $\Omega$ . Please refer to the "Input Interface Applications" section for more details.                                                                                                                                                  |
| 4, 22                                              | VT0, VT1                                                                                                                                                                                                                                                                                                                                              | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT0 and VT1 pins provide a center-tap to a termination network for maximum interface flexibility. Please refer to the "Input Interface Applications" section for more details.                                                                                                                                                                                                         |
| 3, 21                                              | VREF-AC0<br>VREF-AC1Reference Voltage: These outputs bias to Vcc-1.2V. They are used for AC-<br>coupling inputs IN and /IN. Connect VREF-AC directly to the corresponding V<br>pin. Bypass with 0.01µF low ESR capacitor to VCC. Maximum sink/source cu<br>is ±1.5mA. Please refer to the "Input Interface Applications" section for more<br>details. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15                                                 | SEL                                                                                                                                                                                                                                                                                                                                                   | This single-ended TTL/CMOS-compatible input selects the inputs to the multiplexer. Note that this input is internally connected to a 25k $\Omega$ pullup resistor and will default to logic HIGH state if left open.                                                                                                                                                                                                                                                                      |
| 1, 6, 9, 10,<br>13, 19, 24                         |                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7, 8<br>11, 12                                     | Q0, /Q0<br>Q1, /Q1                                                                                                                                                                                                                                                                                                                                    | Differential Outputs: These differential LVPECL outputs are a logic function of the IN0, IN1, and SEL inputs. Please refer to the truth table below for details.                                                                                                                                                                                                                                                                                                                          |
| 14, 17, 18GND<br>Exposed PadGround: Grou<br>plane. |                                                                                                                                                                                                                                                                                                                                                       | Ground: Ground pin and exposed pad must be connected to the same ground plane.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 16                                                 | САР                                                                                                                                                                                                                                                                                                                                                   | Power-On Reset (POR) Initialization capacitor. When using the multiplexer with RPE capability, the pin is tied to a capacitor to VCC. The purpose is to ensure the internal RPE logic starts up in a known state. See "Power-On Reset (POR) Description" section for more details regarding capacitor selection. If this pin is tied directly to VCC, the RPE function will be disabled and the multiplexer will function as a normal multiplexer. The CAP pin should never be left open. |

## **Truth Table**

|     |      | OUTI | PUTS |     |   |    |
|-----|------|------|------|-----|---|----|
| IN0 | /IN0 | IN1  | /IN1 | SEL | Q | /Q |
| 0   | 1    | Х    | Х    | 0   | 0 | 1  |
| 1   | 0    | Х    | Х    | 0   | 1 | 0  |
| Х   | Х    | 0    | 1    | 1   | 0 | 1  |
| Х   | Х    | 1    | 0    | 1   | 1 | 0  |

### Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )0.5V to +4.0V           |
|----------------------------------------------------------|
| Input Voltage (V <sub>IN</sub> )–0.5V to V <sub>CC</sub> |
| LVPECL Output Current (IOUT)                             |
| Continuous ±50mA                                         |
| Surge ±100mA                                             |
| Termination Current                                      |
| Source/Sink Current on V <sub>T</sub> ±100mA             |
| Input Current                                            |
| Source/sink current on IN, /IN ±50mA                     |
| V <sub>REF-AC</sub> Current                              |
| Source/sink current on V <sub>REF-AC</sub> ±2mA          |
| Lead Temperature (soldering, 20 sec.)+260°C              |
| Storage Temperature (Ts)–65°C to 150°C                   |

## **Operating Ratings**<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                                                  |        |
|------------------------------------------------------------------------------------|--------|
|                                                                                    |        |
| Ambient Temperature (T <sub>A</sub> )<br>Package Thermal Resistance <sup>(3)</sup> |        |
| QFN (θ <sub>JA</sub> )                                                             |        |
| Still-Air                                                                          | 50°C/W |
| QFN (Ψ <sub>JB</sub> )                                                             |        |
| Junction-to-Board                                                                  |        |

## **DC Electrical Characteristics**<sup>(4)</sup>

 $T_A = -40^{\circ}C$  to +85°C; unless otherwise stated.

| Symbol                       | Parameter                                    | Condition                      | Min                  | Тур                  | Max                  | Units  |
|------------------------------|----------------------------------------------|--------------------------------|----------------------|----------------------|----------------------|--------|
| V <sub>CC</sub>              | Power Supply                                 |                                | 2.375<br>3.0         | 2.5<br>3.3           | 2.625<br>3.6         | V<br>V |
| I <sub>CC</sub>              | Power Supply Current                         | No load, max V <sub>CC</sub> . |                      | 70                   | 100                  | mA     |
| R <sub>IN</sub>              | Input Resistance<br>(IN-to-V <sub>T</sub> )  |                                | 45                   | 50                   | 55                   | Ω      |
| Rdiff_in                     | Differential Input Resistance<br>(IN-to-/IN) |                                | 90                   | 100                  | 110                  | Ω      |
| V <sub>IH</sub>              | Input High Voltage<br>(IN, /IN)              |                                | 1.2                  |                      | V <sub>CC</sub>      | V      |
| VIL                          | Input Low Voltage<br>(IN, /IN)               |                                | 0                    |                      | V <sub>IH</sub> -0.1 | V      |
| V <sub>IN</sub>              | Input Voltage Swing<br>(IN, /IN)             | See Figure 1a. Note 5          | 0.1                  |                      | V <sub>CC</sub>      | V      |
| $V_{\text{DIFF}\_\text{IN}}$ | Differential Input Voltage Swing<br> IN-/IN  | See Figure 1b.                 | 0.2                  |                      |                      | V      |
| $V_{\text{IN}_{\text{FSI}}}$ | Input Voltage Threshold that triggers<br>FSI |                                |                      | 30                   | 100                  | mV     |
| $V_{T\_IN}$                  | IN-to-V <sub>T</sub><br>(IN, /IN)            |                                |                      |                      | 1.28                 | V      |
| $V_{REF}$ -AC                | Output Reference Voltage                     |                                | V <sub>cc</sub> -1.3 | V <sub>cc</sub> -1.2 | V <sub>cc</sub> -1.1 | V      |

Notes:

1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.  $\theta_{JA}$  and  $\Psi_{JB}$  values are determined for a 4-layer board in still air unless otherwise stated.

4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

5.  $V_{IN}$  (max) is specified when  $V_T$  is floating.

# LVPECL Outputs DC Electrical Characteristics<sup>(6)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%,  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40°C to + 85°C, unless otherwise stated.

| Symbol                | Parameter                               | Condition      | Min                    | Тур  | Max                    | Units |
|-----------------------|-----------------------------------------|----------------|------------------------|------|------------------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage<br>Q, /Q            |                | V <sub>CC</sub> -1.145 |      | V <sub>CC</sub> -0.895 | V     |
| V <sub>OL</sub>       | Output Low Voltage<br>Q, /Q             |                | V <sub>CC</sub> -1.945 |      | V <sub>CC</sub> -1.695 | V     |
| V <sub>OUT</sub>      | Output Voltage Swing<br>Q, /Q           | See Figure 1a. | 550                    | 800  |                        | mV    |
| V <sub>DIFF-OUT</sub> | Differential Output Voltage Swing Q, /Q | See Figure 1b. | 1100                   | 1600 |                        | mV    |

# LVTTL/CMOS DC Electrical Characteristics<sup>(6)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C to + 85°C, unless otherwise stated.

| Symbol          | Parameter          | Condition | Min  | Тур | Max | Units |
|-----------------|--------------------|-----------|------|-----|-----|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |     |     | V     |
| VIL             | Input LOW Voltage  |           |      |     | 0.8 | V     |
| Ін              | Input HIGH Current |           | -125 |     | 30  | μA    |
| IIL             | Input LOW Current  |           | -300 |     |     | μΑ    |

Note:

The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 6.

M9999-052207-B

## AC Electrical Characteristics<sup>(7)</sup>

 $V_{CC} = 2.5V \pm 5\%$  or 3.3V  $\pm 10\%$ ,  $R_L = 50\Omega$  to  $V_{CC} - 2V$ ;  $T_A = -40$ °C to + 85°C, unless otherwise stated.

| Symbol                         | Parameter                                                 | Condition                             | Min | Тур | Max | Units                    |
|--------------------------------|-----------------------------------------------------------|---------------------------------------|-----|-----|-----|--------------------------|
| f <sub>MAX</sub>               | Maximum Operating Frequency                               | V <sub>OUT</sub> ≥ 400mV              | 1.5 | 2.0 |     | GHz                      |
| t <sub>pd</sub>                | Differential Propagation Delay In-to-Q                    | $100mV < V_{IN} \le 200mV^{(8, 9)}$   | 480 | 600 | 880 | ps                       |
|                                | In-to-Q                                                   | $200mV < V_{IN} \le 800mV^{(8, 9)}$   | 430 | 575 | 780 | ps                       |
|                                | SEL-to-Q                                                  | RPE enabled, see Timing Diagram       |     |     | 17  | cycles                   |
|                                | SEL-to-Q                                                  | RPE disabled ( $V_{SEL} = V_{CC}/2$ ) | 550 |     | 900 | ps                       |
| t <sub>pd</sub><br>Tempco      | Differential Propagation Delay<br>Temperature Coefficient |                                       |     | 410 |     | fs/ºC                    |
| t <sub>SKEW</sub>              | Output-to-Output Skew                                     | Within device <sup>(10)</sup>         |     |     | 20  | ps                       |
|                                | Part-to-Part Skew                                         | Note 11                               |     |     | 200 | ps                       |
| t <sub>JITTER</sub>            | Clock                                                     |                                       |     |     |     |                          |
|                                | Random Jitter                                             | Note 12                               |     |     | 1   | <b>ps</b> <sub>RMS</sub> |
|                                | Cycle-to-Cycle Jitter                                     | Note 13                               |     |     | 1   | <b>ps</b> <sub>RMS</sub> |
|                                | Total Jitter                                              | Note 14                               |     |     | 10  | ps <sub>PP</sub>         |
|                                | Crosstalk-induced Jitter                                  | Note 15                               |     |     | 0.7 | <b>рs</b> <sub>RMS</sub> |
| t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Time (20% to 80%)                        | At full output swing.                 | 70  |     | 190 | ps                       |

Notes:

- 7. High-frequency AC-parameters are guaranteed by design and characterization.
- 8. Propagation delay is measured with input  $t_r$ ,  $t_f \le 300$ ps (20% to 80%) and  $V_{IL} \ge 800$ mV.
- 9. Propagation delay is a function of the rise and fall times at IN. See "Typical Operating Characteristics" for details.
- 10. Output-to-output skew is measured between two different outputs under identical conditions.
- 11. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
- 12. Random jitter is measured with a K28.7 character pattern, measured at  $< f_{MAX}$ .
- 13. Cycle-to-cycle jitter definition: The variation of periods between adjacent cycles, T<sub>n</sub> T<sub>n-1</sub> where T is the time between rising edges of the output signal.
- 14. Total jitter definition: with an ideal clock input of frequency <f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.
- 15. Crosstalk is measured at the output while applying two similar differential clock frequencies that are asynchronous with respect to each other at the inputs.

### **Functional Description**

#### **RPE MUX and Fail-Safe Input**

The SY89843U is optimized for clock switchover applications where switching from one clock to another clock without runt pulses (short cycles) is required. It features two unique circuits:

#### Runt-Pulse Eliminator (RPE) Circuit:

The RPE MUX provides a "glitchless" switchover between two clocks and prevents any runt pulses from occurring during the switchover transition. The design of both clock inputs is identical (i.e., the switchover sequence and protection is symmetrical for both input pair, IN0 or IN1. Thus, either input pair may be defined as the primary input). If not required, the RPE function can be permanently disabled to allow the switchover between inputs to occur immediately. If the CAP pin is tied directly to  $V_{CC}$ , then the RPE function will be disabled and the multiplexer will function as a normal multiplexer.

#### Fail-Safe Input (FSI) Circuit:

The FSI function provides protection against a selected input pair that drops below the minimum amplitude requirement. If the selected input pair drops sufficiently below the 100mV minimum single-ended input amplitude limit ( $V_{IN}$ ), or 200mV differentially ( $V_{DIFF_{IN}}$ ), then the output will latch to the last valid clock state.

#### **RPE and FSI Functionality**

The basic operation of the RPE MUX and FSI functionality is described with the following four case descriptions. All descriptions are related to the true inputs and outputs. The primary (or selected) clock is called CLK1; the secondary (or alternate) clock is called CLK2. Due to the totally asynchronous relation of the IN and SEL signals and an additional internal protection against metastability, the number of pulses required for the operations described in cases 1-4 can vary within certain limits. Refer to "Timing Diagrams" for more detailed information.

#### Case #1 Two Normal Clocks and RPE Enabled

In this case, the frequency difference between the two running clocks IN0 and IN1 must not be greater than 1.5:1. For example, if the IN0 clock is 500MHz, the IN1 clock must be within the range of 334MHz to 750MHz.

If the SEL input changes state to select the alternate clock, then the switchover from CLK1 to CLK2 will occur in three stages.

- Stage 1: The output will continue to follow CLK1 for a limited number of pulses.
- Stage 2: The output will remain LOW for a limited number of pulses of CLK2.
- Stage 3: The output follows CLK2.



**Timing Diagram 1** 

Case #2 Input Clock Failure: Switching from a selected clock stuck HIGH to a valid clock (RPE enabled).

If CLK1 fails HIGH before the RPE MUX selects CLK2 (using the SEL pin), then the switchover will occur in three stages.

- Stage 1: The output will remain HIGH for a limited number of pulses of CLK2.
- Stage 2: The output will switch to LOW and then remain LOW for a limited number of falling edges of CLK2.
- Stage 3: The output will follow CLK2



#### **Timing Diagram 2**

Note:

Output shows extended clock cycle during switchover. Pulse width for both high and low of this cycle will always be greater than 50% of the CLK2 period.

Case #3 Input Clock Failure: Switching from a selected clock stuck Low to a valid clock (RPE enabled).

If CLK1 fails LOW before the RPE MUX selects CLK2 (using the SEL pin), the switchover will occur in two stages.

- Stage 1: The output will remain LOW for a limited number of falling edges of CLK2.
- Stage 2: The output will follow CLK2.



**Timing Diagram 3** 

Case #4 Input Clock Failure: Switching from the selected clock input stuck in an undetermined state to a valid clock input (RPE enabled).

If CLK1 fails to an undetermined state (e.g., amplitude falls below the 100 mV (V<sub>IN</sub>) minimum single-ended input limit, or 200 mV differentially) before the RPE MUX selects CLK2 (using the SEL pin), the switchover to the valid clock CLK2 will occur either following Case #2 or Case #3, depending upon the last valid state at the CLK1.

If the selected input clock fails to a floating, static, or extremely low signal swing, including 0mV, the FSI

function will eliminate any metastable condition and guarantee a stable output signal. No ringing and no undetermined state will occur at the output under these conditions.

Please note that the FSI function will not prevent duty cycle distortions or runt pulses in case of a slowly deteriorating (but still toggling) input signal. Due to the FSI function, the propagation delay will depend on rise and fall time of the input signal and on its amplitude. Refer to "Typical Operating Characteristics" for more detailed information.



### Power-On Reset (POR) Description

The SY89843U includes an internal power-on reset (POR) function to ensure the RPE logic starts-up in a known logic state once the power-supply voltage is stable. An external capacitor connected between  $V_{CC}$  and the CAP pin (pin 16) controls the delay for the power-on reset function.

Calculating the required capacitor value is based on the time the system power supply needs to power up to a minimum of 2.3V. The time constant for the internal power-on-reset must be greater than the time required for the power supply to ramp up to a minimum of 2.3V. The following equation describes this relationship:

$$\mathsf{C}(\mu\mathsf{F}) \geq \frac{t_{dPS}(ms)}{12(ms / \mu F)}$$

As an example, if the time required for the system power supply to power up past 2.3V is 12ms, the required capacitor value on pin 16 would be:

$$C(\mu F) \ge \frac{12ms}{12(ms / \mu F)}$$
$$C(\mu F) \ge 1\mu F$$

## **Typical Operating Characteristics**

 $V_{CC} = 3.3V$ , GND = 0V,  $V_{IN} \ge 400mV_{pk}$ ,  $t_r/t_f \le 300ps$ ,  $R_L = 50\Omega$  to  $V_{CC}-2V$ ,  $T_A = 25^{\circ}C$ , unless otherwise stated.





Propagation Delay Variation vs. Input Rise/Fall Time





## **Functional Characteristics**

 $V_{CC} = 3.3V, \text{ GND} = 0V, V_{IN} \ge 400 mV_{pk}, t_r/t_f \le 300 ps, R_L = 50\Omega \text{ to } V_{CC} - 2V, T_A = 25^{\circ}C, \text{ unless otherwise stated}.$ 



## Singled-Ended and Differential Swings



Figure 1a. Single-Ended Voltage Swing



Figure 1b. Differential Voltage Swing

## Input and Output Stages



Figure 2a. Simplified Differential Input Stage



Figure 2b. Simplified LVPECL Output Stage

## **Input Interface Applications**







Figure 3b. LVPECL Interface (AC-Coupled)



Option: may connect  $V_T$  to  $V_{CC}$ 

Figure 3c. CML Interface (DC-Coupled)



Figure 3d. CML Interface (AC-Coupled)



Figure 3e. LVDS Interface

### **LVPECL** Output Interface Applications

LVPECL has a high input impedance, a very low output impedance (open emitter), and a small signal swing which results in low EMI. LVPECL is ideal for driving  $50\Omega$  and  $100\Omega$  controlled impedance transmission lines. There are several techniques for terminating the

LVPECL output: parallel termination-thevenin equivalent, parallel termination (3-resistor), and ACcoupled termination. Unused output pairs may be left floating. However, single-ended outputs must be terminated, or balanced.



Figure 4a. Parallel Termination-Thevenin Equivalent



2. Place termination resistors as close to destination inputs as possible.

3. R<sub>b</sub> resistor sets the DC bias voltage, equal to V<sub>T</sub>. 4. For 2.5V systems, R<sub>b</sub> = 19 $\Omega$ , For 3.3V systems, R<sub>b</sub> = 50 $\Omega$ 

Figure 4b. Parallel Termination (3-Resistor)

### **Related Product and Support Documentation**

| Part Number   | Function                                                                                    | Data Sheet Link                                      |
|---------------|---------------------------------------------------------------------------------------------|------------------------------------------------------|
| SY89844U      | Precision LVDS Runt Pulse Eliminator 2:1<br>MUX with 1:2 Fanout and Internal<br>Termination | www.micrel.com/product-info/products/sy89844u.shtml  |
| SY89845U      | Precision CML Runt Pulse Eliminator 2:1<br>MUX with 2:1 Fanout and Internal<br>Termination  | www.micrel.com/product-info/products/sy89845u.shtml  |
| HBW Solutions | New Products and Applications                                                               | www.micrel.com/product-info/products/solutions.shtml |

### **Product Information**



NOTE:

- ALL DIMENSIONS ARE IN MILLIMETERS (mm). 1.
- 2. THE PIN#1 IDENTIFIER MUST EXIST ON THE TOP SURFACE DF PACKAGE BY USING IDENTIFICATION MARK OR OTHER FEATURE OF PACKAGE BODY.
- /3] CHAMFER STYLE PIN 1 IDENTIFIER ON BOTTOM SIDE

24-Pin QFN

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.